Show simple item record

Semiconductor devices – Stress migration test standard – Part 1: Copper stress migration test standard - Edition 1.0

contributor authorIEC - International Electrotechnical Commission
date accessioned2018-07-31T09:58:52Z
date available2018-07-31T09:58:52Z
date copyright2017.08.01
date issued2017
identifier otherYFISBGAAAAAAAAAA.pdf
identifier urihttp://yse.yabesh.ir/std;jsessiouthor:%22NAVY%20-%20YD%20-/handle/yse/264872
description abstractThis part of IEC 62880 describes a constant temperature (isothermal) aging method for testing copper (Cu) metallization test structures on microelectronics wafers for susceptibility to stress-induced voiding (SIV). This method is to be conducted primarily at the wafer level of production during technology development, and the results are to be used for lifetime prediction and failure analysis. Under some conditions, the method can be applied to package-level testing. This method is not intended to check production lots for shipment, because of the long test time. Dual damascene Cu metallization systems usually have liners, such as tantalum (Ta) or tantalum nitride (TaN) on the bottom and sides of trenches etched into dielectric layers. Hence, for structures in which a single via contacts a wide line below it, a void under the via can cause an open circuit at almost the same time as any percentage resistance shift that would satisfy a failure criterion.
languageEnglish
titleIEC 62880-1num
titleSemiconductor devices – Stress migration test standard – Part 1: Copper stress migration test standard - Edition 1.0en
typestandard
page28
statusActive
treeIEC - International Electrotechnical Commission:;2017
contenttypefulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record