Show simple item record

VHDL Hardware Component Modeling and Interface Standard

contributor authorECIA - Electronic Components Industry Association
date accessioned2017-09-04T17:10:44Z
date available2017-09-04T17:10:44Z
date copyright07/01/1995
date issued1995
identifier otherCAAMCAAAAAAAAAAA.pdf
identifier urihttp://yse.yabesh.ir/std;query=autho1626AF679D40527318549F1EFDEC014A/handle/yse/134313
description abstractThis standard defines concepts, terminology, and information required for constructing a VHDL component model to be used in a hierarchical design and simulated interoperably with other models conforming to this standard.
Purpose
In order to specify and simulate a complex hardware system consisting of multiple components, it is necessary to define common modeling interfaces. conventions, and simulation modes. Commonality assures that any new components developed for the hardware system can be simulated together. Commonalty also assures that new components will simulate with component models obtained from standard libraries or reused from previous designs. The purpose of this specification is to provide guidelines for the production of VHDL models for hardware descriptions that:
• conform to a common signal interface convention
• possess common simulation capabilities
• are reusable as library elements of other designs
• support multiple source procurement
• support technology independent reprocurement
It is not the purpose of this specification to create models that promote a particular hardware design methodology.
languageEnglish
titleECA 567-Anum
titleVHDL Hardware Component Modeling and Interface Standarden
typestandard
page48
statusActive
treeECIA - Electronic Components Industry Association:;1995
contenttypefulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record