• 0
    • ارسال درخواست
    • حذف همه
    • Industrial Standards
    • Defence Standards
  • درباره ما
  • درخواست موردی
  • فهرست استانداردها
    • Industrial Standards
    • Defence Standards
  • راهنما
  • Login
  • لیست خرید شما 0
    • ارسال درخواست
    • حذف همه
View Item 
  •   YSE
  • Industrial Standards
  • JEDEC - Solid State Technology Association
  • View Item
  •   YSE
  • Industrial Standards
  • JEDEC - Solid State Technology Association
  • View Item
  • All Fields
  • Title(or Doc Num)
  • Organization
  • Year
  • Subject
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

Archive

JEDEC JEP162

System Level ESD Part II: Implementation of Effective ESD Robust Designs

Organization:
JEDEC - Solid State Technology Association
Year: 2013

Abstract: This white paper consolidates industry-wide knowledge and experience on the tools and methods used to address failures of printed circuit boards (PCBs) which occur as a result of IEC 61000-4-2 system-level ESD stressing. These include both hard and soft failures, but more emphasis is placed on soft failures from all the observed and anticipated failures and failure scenarios. The methodology is a consistent characterization approach which applies to both IC interfaces and discrete PCB components.
URI: http://yse.yabesh.ir/std;quein=autho123393FD081DAC4/handle/yse/52375
Collections :
  • JEDEC - Solid State Technology Association
  • Download PDF : (3.263Mb)
  • Show Full MetaData Hide Full MetaData
  • Statistics

    JEDEC JEP162

Show full item record

contributor authorJEDEC - Solid State Technology Association
date accessioned2017-09-04T15:49:25Z
date available2017-09-04T15:49:25Z
date copyright01/01/2013
date issued2013
identifier otherQDWSBFAAAAAAAAAA.pdf
identifier urihttp://yse.yabesh.ir/std;quein=autho123393FD081DAC4/handle/yse/52375
description abstractThis white paper consolidates industry-wide knowledge and experience on the tools and methods used to address failures of printed circuit boards (PCBs) which occur as a result of IEC 61000-4-2 system-level ESD stressing. These include both hard and soft failures, but more emphasis is placed on soft failures from all the observed and anticipated failures and failure scenarios. The methodology is a consistent characterization approach which applies to both IC interfaces and discrete PCB components.
languageEnglish
titleJEDEC JEP162num
titleSystem Level ESD Part II: Implementation of Effective ESD Robust Designsen
typestandard
page140
statusActive
treeJEDEC - Solid State Technology Association:;2013
contenttypefulltext
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian
 
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian