JEDEC JESD52
Description of Low Voltage TTL-Compatible CMOS Logic Devices
Organization:
JEDEC - Solid State Technology Association
Year: 1995
Abstract: This standard describes dc interface specifications and test environment for these devices that operate with 2.7 V to 3.6 V power supplies. The goal is to provide a consistent set of dc specifications for reference by logic suppliers and users alike.
Subject: CMOS Logic Devices
Collections
:
Show full item record
contributor author | JEDEC - Solid State Technology Association | |
date accessioned | 2017-09-04T15:57:31Z | |
date available | 2017-09-04T15:57:31Z | |
date copyright | 35004 | |
date issued | 1995 | |
identifier other | RAOECAAAAAAAAAAA.pdf | |
identifier uri | http://yse.yabesh.ir/std;quein=autho123393FD081DAC4/handle/yse/60799 | |
description abstract | This standard describes dc interface specifications and test environment for these devices that operate with 2.7 V to 3.6 V power supplies. The goal is to provide a consistent set of dc specifications for reference by logic suppliers and users alike. | |
language | English | |
title | JEDEC JESD52 | num |
title | Description of Low Voltage TTL-Compatible CMOS Logic Devices | en |
type | standard | |
page | 14 | |
status | Active | |
tree | JEDEC - Solid State Technology Association:;1995 | |
contenttype | fulltext | |
subject keywords | CMOS Logic Devices | |
subject keywords | Low Voltage - CMOS Devices | |
subject keywords | TTL Compatible - CMOS Devices |