• 0
    • ارسال درخواست
    • حذف همه
    • Industrial Standards
    • Defence Standards
  • درباره ما
  • درخواست موردی
  • فهرست استانداردها
    • Industrial Standards
    • Defence Standards
  • راهنما
  • Login
  • لیست خرید شما 0
    • ارسال درخواست
    • حذف همه
View Item 
  •   YSE
  • Industrial Standards
  • JEDEC - Solid State Technology Association
  • View Item
  •   YSE
  • Industrial Standards
  • JEDEC - Solid State Technology Association
  • View Item
  • All Fields
  • Title(or Doc Num)
  • Organization
  • Year
  • Subject
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

Archive

JEDEC JESD82-16A

Definition of the SSTUA32866 1.8 V Configurable Registered Buffer with Parity Test for DDR2 RDIMM Applications

Organization:
JEDEC - Solid State Technology Association
Year: 2007

Abstract: This standard defines standard specifications of dc interface parameters, switching parameters, and test loading for definition of the SSTUA32866 registered buffer with parity test for DDR2 RDIMM applications. The purpose is to provide a standard for the SSTUA32866 (see Note) logic device, for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use.
URI: http://yse.yabesh.ir/std;query=autho1826AF679D/handle/yse/6081
Subject: DDR2
Collections :
  • JEDEC - Solid State Technology Association
  • Download PDF : (353.0Kb)
  • Show Full MetaData Hide Full MetaData
  • Statistics

    JEDEC JESD82-16A

Show full item record

contributor authorJEDEC - Solid State Technology Association
date accessioned2017-09-04T15:08:13Z
date available2017-09-04T15:08:13Z
date copyright05/01/2007
date issued2007
identifier otherLKJEACAAAAAAAAAA.pdf
identifier urihttp://yse.yabesh.ir/std;query=autho1826AF679D/handle/yse/6081
description abstractThis standard defines standard specifications of dc interface parameters, switching parameters, and test loading for definition of the SSTUA32866 registered buffer with parity test for DDR2 RDIMM applications. The purpose is to provide a standard for the SSTUA32866 (see Note) logic device, for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use.
languageEnglish
titleJEDEC JESD82-16Anum
titleDefinition of the SSTUA32866 1.8 V Configurable Registered Buffer with Parity Test for DDR2 RDIMM Applicationsen
typestandard
page44
statusActive
treeJEDEC - Solid State Technology Association:;2007
contenttypefulltext
subject keywordsDDR2
subject keywordsRDIMM
subject keywordsRegister
subject keywordsRegistered Buffer
subject keywordsSSTU
subject keywordsSSTUA32866
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian
 
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian