IEEE/IEC International Standard--SystemVerilog--Part 2: Universal Verification Methodology Language Reference Manual
IEC 62530-2:2023-10 (IEEE Std 1800.2-2020)
Year: 2023
IEEE - The Institute of Electrical and Electronics Engineers, Inc.
Abstract: The Universal Verification Methodology (UVM) that can improve interoperability, reduce the cost of using intellectual property (IP) for new projects or electronic design automation (EDA) tools, and make it easier to reuse verification components is provided. Overall, using this standard will lower verification costs and improve design quality throughout the industry. The primary audiences for this standard are the implementors of the UVM base class library, the implementors of tools supporting the UVM base class library, and the users of the UVM base class library.
Subject: function
-
Statistics
IEEE/IEC International Standard--SystemVerilog--Part 2: Universal Verification Methodology Language Reference Manual
Show full item record
contributor author | IEEE - The Institute of Electrical and Electronics Engineers, Inc. | |
date accessioned | 2024-12-17T08:08:42Z | |
date available | 2024-12-17T08:08:42Z | |
date copyright | 19 October 2023 | |
date issued | 2023 | |
identifier other | 10287892.pdf | |
identifier uri | http://yse.yabesh.ir/std;query=autho47037D83FCDCAC4261598F1EFDEC014A/handle/yse/336267 | |
description abstract | The Universal Verification Methodology (UVM) that can improve interoperability, reduce the cost of using intellectual property (IP) for new projects or electronic design automation (EDA) tools, and make it easier to reuse verification components is provided. Overall, using this standard will lower verification costs and improve design quality throughout the industry. The primary audiences for this standard are the implementors of the UVM base class library, the implementors of tools supporting the UVM base class library, and the users of the UVM base class library. | |
language | English | |
publisher | IEEE - The Institute of Electrical and Electronics Engineers, Inc. | |
title | IEEE/IEC International Standard--SystemVerilog--Part 2: Universal Verification Methodology Language Reference Manual | en |
title | IEC 62530-2:2023-10 (IEEE Std 1800.2-2020) | num |
type | standard | |
page | 461 | |
status | Active | |
tree | IEEE - The Institute of Electrical and Electronics Engineers, Inc.:;2023 | |
contenttype | fulltext | |
subject keywords | function | |
subject keywords | verification methodology | |
subject keywords | sequence | |
subject keywords | generator | |
subject keywords | consumer | |
subject keywords | monitor | |
subject keywords | component | |
subject keywords | register | |
subject keywords | class | |
subject keywords | transaction-level modeling | |
subject keywords | factory | |
subject keywords | agent | |
subject keywords | method | |
subject keywords | export | |
subject keywords | member | |
subject keywords | driver | |
subject keywords | port | |
subject keywords | blocking | |
subject keywords | non-blocking | |
subject keywords | callback | |
subject keywords | IEEE 1800.2™ | |
subject keywords | event | |
subject keywords | resource | |
subject keywords | sequ | |
identifier DOI | 10.1109/IEEESTD.2023.10287892 |