ECA 567-A
VHDL Hardware Component Modeling and Interface Standard
Organization:
ECIA - Electronic Components Industry Association
Year: 1995
Abstract: This standard defines concepts, terminology, and information required for constructing a VHDL component model to be used in a hierarchical design and simulated interoperably with other models conforming to this standard.
Purpose
In order to specify and simulate a complex hardware system consisting of multiple components, it is necessary to define common modeling interfaces. conventions, and simulation modes. Commonality assures that any new components developed for the hardware system can be simulated together. Commonalty also assures that new components will simulate with component models obtained from standard libraries or reused from previous designs. The purpose of this specification is to provide guidelines for the production of VHDL models for hardware descriptions that:
• conform to a common signal interface convention
• possess common simulation capabilities
• are reusable as library elements of other designs
• support multiple source procurement
• support technology independent reprocurement
It is not the purpose of this specification to create models that promote a particular hardware design methodology.
Purpose
In order to specify and simulate a complex hardware system consisting of multiple components, it is necessary to define common modeling interfaces. conventions, and simulation modes. Commonality assures that any new components developed for the hardware system can be simulated together. Commonalty also assures that new components will simulate with component models obtained from standard libraries or reused from previous designs. The purpose of this specification is to provide guidelines for the production of VHDL models for hardware descriptions that:
• conform to a common signal interface convention
• possess common simulation capabilities
• are reusable as library elements of other designs
• support multiple source procurement
• support technology independent reprocurement
It is not the purpose of this specification to create models that promote a particular hardware design methodology.
Collections
:
Show full item record
contributor author | ECIA - Electronic Components Industry Association | |
date accessioned | 2017-09-04T17:10:44Z | |
date available | 2017-09-04T17:10:44Z | |
date copyright | 07/01/1995 | |
date issued | 1995 | |
identifier other | CAAMCAAAAAAAAAAA.pdf | |
identifier uri | http://yse.yabesh.ir/std;query=autho470393FD081D20686159DD6EFDEC9FCD0Facilities%20Engineering%20Command%226EFDEC9FCD/handle/yse/134313 | |
description abstract | This standard defines concepts, terminology, and information required for constructing a VHDL component model to be used in a hierarchical design and simulated interoperably with other models conforming to this standard. Purpose In order to specify and simulate a complex hardware system consisting of multiple components, it is necessary to define common modeling interfaces. conventions, and simulation modes. Commonality assures that any new components developed for the hardware system can be simulated together. Commonalty also assures that new components will simulate with component models obtained from standard libraries or reused from previous designs. The purpose of this specification is to provide guidelines for the production of VHDL models for hardware descriptions that: • conform to a common signal interface convention • possess common simulation capabilities • are reusable as library elements of other designs • support multiple source procurement • support technology independent reprocurement It is not the purpose of this specification to create models that promote a particular hardware design methodology. | |
language | English | |
title | ECA 567-A | num |
title | VHDL Hardware Component Modeling and Interface Standard | en |
type | standard | |
page | 48 | |
status | Active | |
tree | ECIA - Electronic Components Industry Association:;1995 | |
contenttype | fulltext |