• 0
    • ارسال درخواست
    • حذف همه
    • Industrial Standards
    • Defence Standards
  • درباره ما
  • درخواست موردی
  • فهرست استانداردها
    • Industrial Standards
    • Defence Standards
  • راهنما
  • Login
  • لیست خرید شما 0
    • ارسال درخواست
    • حذف همه
View Item 
  •   YSE
  • Industrial Standards
  • JEDEC - Solid State Technology Association
  • View Item
  •   YSE
  • Industrial Standards
  • JEDEC - Solid State Technology Association
  • View Item
  • All Fields
  • Title(or Doc Num)
  • Organization
  • Year
  • Subject
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

Archive

JEDEC JEP150.01

Stress-Test-Driven Qualification of and Failure Mechanisms Associated with Assembled Solid State Surface-Mount Components - Minor revision of JEP150, May 2005, Reaffirmed JUNE 2011

Organization:
JEDEC - Solid State Technology Association
Year: 2013

Abstract: This publication contains a set of frequently recommended and accepted JEDEC reliability stress tests. These tests are used for qualifying new and modified technology/ process/ product families, as well as individual solid state surface-mount products, in particular leadless chip carriers, ball grid array (BGA) packages, direct chip attach die and packages with exposed pads that are attached to the PWB for thermal considerations. Assembly level testing may not be a prerequisite for device qualification; however, if the effect of assembly conditions on the component is not known, there could be reliability concerns for that component that are not evident in component level testing. As such, it is recommended that assembly level testing be performed to determine if there are any adverse effects on that component due to its assembly to a PWB.
These reliability stress tests have been found capable of stimulating and precipitating failures in assembled components in an accelerated manner, but these tests should not be used indiscriminately. Each qualification should be examined for:
a) Any potential new and unique failure mechanisms.
b) Any situation where these tests and/or conditions may induce false failures.
In either case the set of reliability requirements, tests and/or conditions should be appropriately modified to properly comprehend the new situations.
This document does not relieve the supplier of the responsibility to meet internal or customer specified qualification programs.
URI: http://yse.yabesh.ir/std;quessionid=2A40ear/handle/yse/146089
Collections :
  • JEDEC - Solid State Technology Association
  • Download PDF : (239.6Kb)
  • Show Full MetaData Hide Full MetaData
  • Statistics

    JEDEC JEP150.01

Show full item record

contributor authorJEDEC - Solid State Technology Association
date accessioned2017-09-04T17:22:50Z
date available2017-09-04T17:22:50Z
date copyright06/01/2013
date issued2013
identifier otherZXHTEFAAAAAAAAAA.pdf
identifier urihttp://yse.yabesh.ir/std;quessionid=2A40ear/handle/yse/146089
description abstractThis publication contains a set of frequently recommended and accepted JEDEC reliability stress tests. These tests are used for qualifying new and modified technology/ process/ product families, as well as individual solid state surface-mount products, in particular leadless chip carriers, ball grid array (BGA) packages, direct chip attach die and packages with exposed pads that are attached to the PWB for thermal considerations. Assembly level testing may not be a prerequisite for device qualification; however, if the effect of assembly conditions on the component is not known, there could be reliability concerns for that component that are not evident in component level testing. As such, it is recommended that assembly level testing be performed to determine if there are any adverse effects on that component due to its assembly to a PWB.
These reliability stress tests have been found capable of stimulating and precipitating failures in assembled components in an accelerated manner, but these tests should not be used indiscriminately. Each qualification should be examined for:
a) Any potential new and unique failure mechanisms.
b) Any situation where these tests and/or conditions may induce false failures.
In either case the set of reliability requirements, tests and/or conditions should be appropriately modified to properly comprehend the new situations.
This document does not relieve the supplier of the responsibility to meet internal or customer specified qualification programs.
languageEnglish
titleJEDEC JEP150.01num
titleStress-Test-Driven Qualification of and Failure Mechanisms Associated with Assembled Solid State Surface-Mount Components - Minor revision of JEP150, May 2005, Reaffirmed JUNE 2011en
typestandard
page24
statusActive
treeJEDEC - Solid State Technology Association:;2013
contenttypefulltext
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian
 
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian