ANSI INCITS 413
Information Technology – RapidIOTM Interconnect Specification
Organization:
ANSI - American National Standards Institute
Year: 2017
Abstract: Introduction The RapidIO™ architecture was developed to address the need for a high-performance low pin count packet-switched system level interconnect to be used in a variety of applications as an open standard. The architecture is targeted toward networking, telecom, and high performance embedded applications. It is intended primarily as an intra-system interconnect, allowing chip-to-chip and board-to-board communications at Gigabyte per second performance levels. It provides a rich variety of features including high data bandwidth, low-latency capability and support for highperformance I/O devices, as well as providing globally shared memory, message passing, and software managed programming models. In its simplest form, the interface can be implemented in a FPGA end point. The interconnect defines a protocol independent of a physical implementation. The physical features of an implementation utilizing the interconnect are defined by the requirements of the implementation, such as I/O signaling levels, interconnect topology, physical layer protocol, error detection, and so forth. The architecture is intended and partitioned to allow adaptation to a multitude of applications.
Collections
:
-
Statistics
ANSI INCITS 413
Show full item record
contributor author | ANSI - American National Standards Institute | |
date accessioned | 2018-10-06T07:29:42Z | |
date available | 2018-10-06T07:29:42Z | |
date copyright | 2017.01.01 | |
date issued | 2017 | |
identifier other | FKEBGGAAAAAAAAAA.pdf | |
identifier uri | https://yse.yabesh.ir/std/handle/yse/265641 | |
description abstract | Introduction The RapidIO™ architecture was developed to address the need for a high-performance low pin count packet-switched system level interconnect to be used in a variety of applications as an open standard. The architecture is targeted toward networking, telecom, and high performance embedded applications. It is intended primarily as an intra-system interconnect, allowing chip-to-chip and board-to-board communications at Gigabyte per second performance levels. It provides a rich variety of features including high data bandwidth, low-latency capability and support for highperformance I/O devices, as well as providing globally shared memory, message passing, and software managed programming models. In its simplest form, the interface can be implemented in a FPGA end point. The interconnect defines a protocol independent of a physical implementation. The physical features of an implementation utilizing the interconnect are defined by the requirements of the implementation, such as I/O signaling levels, interconnect topology, physical layer protocol, error detection, and so forth. The architecture is intended and partitioned to allow adaptation to a multitude of applications. | |
language | English | |
title | ANSI INCITS 413 | num |
title | Information Technology – RapidIOTM Interconnect Specification | en |
type | standard | |
page | 888 | |
status | Active | |
tree | ANSI - American National Standards Institute:;2017 | |
contenttype | fulltext |