JEDEC JESD204B.01
Serial Interface for Data Converters
Organization:
JEDEC - Solid State Technology Association
Year: 2012
Abstract: This specification describes a serialized interface between data converters and logic devices. It contains normative information to enable designers to implement devices that communicate with other devices covered by this specification. Informative annexes are included to clarify and exemplify the specification.
Due to the range of applications involved, the intention of the document is to completely specify only the serial data interface and the link protocol. Certain signals common to both the interface and the function of the device, such as device clocks and control interfaces, have application-dependent requirements. Devices may also have application-dependent modes, such as a low power / shutdown mode that will affect the interface. In these instances, the specification merely constrains other device properties as they relate to the interface, and leaves the specific implementation up to the designer.
Revision A of the standard was expanded to support serial data interfaces consisting of single or multiple lanes per converter device.In addition, converter functionality (ADC or DAC) can be distributed over multiple devices:
• All parallel running devices are implemented or specified to run synchronously with each other using the same data format.
• Normally this means that they are part of the same product family.
Revision B of the standard now supports the following additional functions:
• Mechanism for achieving repeatable, programmable deterministic delay across the JESD204 link.
• Support for serial data rates up to 12.5 Gbps.
• Transition from using frame clock as the main clock source to using device clock as the main clock source. Device clock frequency requirements offer much more flexibility compared to requiring a frame clock input.
The logic device (e.g. ASIC or FPGA) is always assumed to be a single device.
Due to the range of applications involved, the intention of the document is to completely specify only the serial data interface and the link protocol. Certain signals common to both the interface and the function of the device, such as device clocks and control interfaces, have application-dependent requirements. Devices may also have application-dependent modes, such as a low power / shutdown mode that will affect the interface. In these instances, the specification merely constrains other device properties as they relate to the interface, and leaves the specific implementation up to the designer.
Revision A of the standard was expanded to support serial data interfaces consisting of single or multiple lanes per converter device.In addition, converter functionality (ADC or DAC) can be distributed over multiple devices:
• All parallel running devices are implemented or specified to run synchronously with each other using the same data format.
• Normally this means that they are part of the same product family.
Revision B of the standard now supports the following additional functions:
• Mechanism for achieving repeatable, programmable deterministic delay across the JESD204 link.
• Support for serial data rates up to 12.5 Gbps.
• Transition from using frame clock as the main clock source to using device clock as the main clock source. Device clock frequency requirements offer much more flexibility compared to requiring a frame clock input.
The logic device (e.g. ASIC or FPGA) is always assumed to be a single device.
Collections
:
-
Statistics
JEDEC JESD204B.01
Show full item record
contributor author | JEDEC - Solid State Technology Association | |
date accessioned | 2017-09-04T18:06:06Z | |
date available | 2017-09-04T18:06:06Z | |
date copyright | 01/01/2012 | |
date issued | 2012 | |
identifier other | GLFGUEAAAAAAAAAA.pdf | |
identifier uri | https://yse.yabesh.ir/std/handle/yse/188971 | |
description abstract | This specification describes a serialized interface between data converters and logic devices. It contains normative information to enable designers to implement devices that communicate with other devices covered by this specification. Informative annexes are included to clarify and exemplify the specification. Due to the range of applications involved, the intention of the document is to completely specify only the serial data interface and the link protocol. Certain signals common to both the interface and the function of the device, such as device clocks and control interfaces, have application-dependent requirements. Devices may also have application-dependent modes, such as a low power / shutdown mode that will affect the interface. In these instances, the specification merely constrains other device properties as they relate to the interface, and leaves the specific implementation up to the designer. Revision A of the standard was expanded to support serial data interfaces consisting of single or multiple lanes per converter device.In addition, converter functionality (ADC or DAC) can be distributed over multiple devices: • All parallel running devices are implemented or specified to run synchronously with each other using the same data format. • Normally this means that they are part of the same product family. Revision B of the standard now supports the following additional functions: • Mechanism for achieving repeatable, programmable deterministic delay across the JESD204 link. • Support for serial data rates up to 12.5 Gbps. • Transition from using frame clock as the main clock source to using device clock as the main clock source. Device clock frequency requirements offer much more flexibility compared to requiring a frame clock input. The logic device (e.g. ASIC or FPGA) is always assumed to be a single device. | |
language | English | |
title | JEDEC JESD204B.01 | num |
title | Serial Interface for Data Converters | en |
type | standard | |
page | 145 | |
status | Active | |
tree | JEDEC - Solid State Technology Association:;2012 | |
contenttype | fulltext |