Show simple item record

HSUL_12 LPDDR2 and LPDDR3 I/O with Optional ODT

contributor authorJEDEC - Solid State Technology Association
date accessioned2017-09-04T18:13:57Z
date available2017-09-04T18:13:57Z
date copyright41183
date issued2012
identifier otherHGKUAFAAAAAAAAAA.pdf
identifier urihttps://yse.yabesh.ir/std/handle/yse/196927
description abstractThis standard defines the input, output specifications and ac test conditions for devices that are designed to operate in the High Speed Unterminated Logic (HSUL_12) logic switching range, nominally 0 V to 1.2 V. The standard may be applied to ICs operating with separate VDD and VDDQ supply voltages.
languageEnglish
titleJEDEC JESD8-22Anum
titleHSUL_12 LPDDR2 and LPDDR3 I/O with Optional ODTen
typestandard
page38
statusActive
treeJEDEC - Solid State Technology Association:;2012
contenttypefulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record